# INTEGRATED CIRCUITS



Product specification File under Integrated Circuits, IC06 December 1990



### 74HC/HCT7080

### FEATURES

- Word-length easily expanded by cascading
- · Generates either even or odd parity for 16-data bits
- Output capability: standard
- I<sub>CC</sub> category: MSI

### **GENERAL DESCRIPTION**

The 74HC/HCT7080 are high-speed Si-gate CMOS devices. They are specified in compliance with JEDEC standard no. 7A.

### QUICK REFERENCE DATA

GND = 0 V;  $T_{amb} = 25 \text{ °C}$ ;  $t_r = t_f = 6 \text{ ns}$ 

The 74HC/HCT7080 are 16-bit parity generators or checkers commonly used to detect errors in high-speed data transmission or data retrieval systems.

The even and odd parity output is available for generating or checking even/odd parity up to 16-bits.

The even/odd parity output  $(E/\overline{O})$  is HIGH when an even number of data inputs (I<sub>0</sub> to I<sub>15</sub>) are HIGH and the cascade/even-odd-changing input ( $\overline{X}$ ) is HIGH.

Expansion to larger word sizes is accomplished by connecting the even/odd parity output ( $E/\overline{O}$ ) to the cascade/even-odd-changing input ( $\overline{X}$ ) of the final stage.

| SYMBOL                             | PARAMETER                                 | CONDITIONS                                    | TYF |     |      |
|------------------------------------|-------------------------------------------|-----------------------------------------------|-----|-----|------|
| STIVIDUL                           | FARAMETER                                 | CONDITIONS                                    | НС  | нст | UNIT |
| t <sub>PHL/</sub> t <sub>PLH</sub> | propagation delay                         | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V |     |     |      |
|                                    | $I_n$ to $E/\overline{O}$                 |                                               | 29  | 32  | ns   |
|                                    | $\overline{X}$ to $E/\overline{O}$        |                                               | 12  | 15  | ns   |
| CI                                 | input capacitance                         |                                               | 3.5 | 3.5 | pF   |
| C <sub>PD</sub>                    | power dissipation capacitance per package | notes 1 and 2                                 | 24  | 25  | pF   |

#### Notes

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

 $P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$  where:

 $f_i$  = input frequency in MHz

 $f_o = output frequency in MHz$ 

 $\Sigma~(C_L \times V_{CC}{}^2 \times f_o)$  = sum of outputs

 $C_L$  = output load capacitance in pF

 $V_{CC}$  = supply voltage in V

2. For HC the condition is V<sub>I</sub> = GND to V<sub>CC</sub> For HCT the condition is V<sub>I</sub> = GND to V<sub>CC</sub> – 1.5 V

### **ORDERING INFORMATION**

See "74HC/HCT/HCU/HCMOS Logic Package Information".

### 74HC/HCT7080

Product specification

### **PIN DESCRIPTION**

| PIN NO.                                                | SYMBOL            | NAME AND FUNCTION               |
|--------------------------------------------------------|-------------------|---------------------------------|
| 1                                                      | X                 | cascade/even-odd-changing input |
| 2, 3, 4, 5, 6, 7, 8, 9, 11, 12, 13, 14, 15, 16, 17, 18 | $I_0$ to $I_{15}$ | data inputs                     |
| 10                                                     | GND               | ground (0 V)                    |
| 19                                                     | E/O               | even/odd parity output          |
| 20                                                     | V <sub>CC</sub>   | positive supply voltage         |



# 74HC/HCT7080



### FUNCTION TABLE

| INP            | UTS | OUTPUTS |  |  |  |  |
|----------------|-----|---------|--|--|--|--|
| I <sub>n</sub> | X   | E/O     |  |  |  |  |
| Σ = E          | H   | H       |  |  |  |  |
| ∑ ≠ E          | HL  | L<br>H  |  |  |  |  |

### Notes

H = HIGH voltage level
L = LOW voltage level
E = even



### 74HC/HCT7080

### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard  $I_{CC}$  category: MSI

### AC CHARACTERISTICS FOR 74HC

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     | PARAMETER                      | T <sub>amb</sub> (°C) |                |                 |            |                 |             |                 |      | TEST CONDITIONS        |              |
|-------------------------------------|--------------------------------|-----------------------|----------------|-----------------|------------|-----------------|-------------|-----------------|------|------------------------|--------------|
| SYMBOL                              |                                | 74HC                  |                |                 |            |                 |             |                 |      |                        |              |
| STNIBOL                             |                                | +25                   |                |                 | -40 to +85 |                 | -40 to +125 |                 | UNIT | V <sub>CC</sub><br>(V) | WAVEFORMS    |
|                                     |                                | min.                  | typ.           | max.            | min.       | max.            | min.        | max.            |      |                        |              |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $I_n$ to E/O |                       | 91<br>33<br>26 | 280<br>56<br>48 |            | 350<br>70<br>60 |             | 420<br>84<br>71 | ns   | 2.0<br>4.5<br>6.0      | Fig.7        |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>X to E/O  |                       | 41<br>15<br>12 | 150<br>30<br>26 |            | 190<br>38<br>33 |             | 225<br>45<br>38 | ns   | 2.0<br>4.5<br>6.0      | Fig.6        |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time         |                       | 19<br>7<br>6   | 75<br>15<br>13  |            | 95<br>19<br>16  |             | 110<br>22<br>19 | ns   | 2.0<br>4.5<br>6.0      | Figs 6 and 7 |

### 74HC/HCT7080

### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard  $I_{CC}$  category: MSI

#### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT          | UNIT LOAD COEFFICIENT |  |  |  |  |  |  |
|----------------|-----------------------|--|--|--|--|--|--|
| l <sub>n</sub> | 1.0                   |  |  |  |  |  |  |
| X              | 1.0                   |  |  |  |  |  |  |

### AC CHARACTERISTICS FOR 74HCT

GND = 0 V;  $t_r = t_f = 6 ns$ ;  $C_L = 50 pF$ 

| SYMBOL                              | PARAMETER                                             | T <sub>amb</sub> (°C) |      |      |            |      |             |      | UNIT | TEST CONDITIONS        |              |  |
|-------------------------------------|-------------------------------------------------------|-----------------------|------|------|------------|------|-------------|------|------|------------------------|--------------|--|
|                                     |                                                       | 74HCT                 |      |      |            |      |             |      |      |                        |              |  |
|                                     |                                                       | +25                   |      |      | -40 to +85 |      | -40 to +125 |      |      | V <sub>CC</sub><br>(V) | WAVEFORMS    |  |
|                                     |                                                       | min.                  | typ. | max. | min.       | max. | min.        | max. |      |                        |              |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>I <sub>n</sub> to E/O            |                       | 37   | 63   |            | 79   |             | 95   | ns   | 4.5                    | Fig.7        |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{X}$ to E/ $\overline{O}$ |                       | 18   | 32   |            | 40   |             | 48   | ns   | 4.5                    | Fig.6        |  |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                |                       | 7    | 15   |            | 19   |             | 22   | ns   | 4.5                    | Figs 6 and 7 |  |

## 74HC/HCT7080







### 74HC/HCT7080

### **TEST CIRCUIT AND WAVEFORMS**





#### PACKAGE OUTLINES

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".